ele1: .long 0x00a .long ele2 ele2: .long 0x0b0 .long ele3 .long 0xc00 .long 0 Main: pushl %ebp rrmovl %esp,%ebp irmovl ele1,%edx # prepare parameters pushl %edx call sum list # call function rrmovl %ebp,%esp popl %ebp ret sum\_list: pushl %ebp rrmovl %esp,%ebp irmovl \$0x10, %ecx subl %ecx,%esp irmovl \$0x0, %ecx rmmovl %ecx,-0x4(%ebp) # val = -4(%ebp) = 0end jmp loop: mrmovl 0x8(%ebp),%eax mrmovl (%eax),%eax # %eax = ls->val # %ecx = -4(%ebp) = valaddl %eax, %ecx rmmovl %ecx,0xfffffffc(%ebp) # val += ls->val mrmovl 0x8(%ebp),%eax # %eax = 1s mrmovl 0x4(%eax),%eax # %eax = ls->next # ls = ls->next rmmovl %eax,0x8(%ebp) end: mrmovl 0x8(%ebp),%ecx irmovl \$0x0,%eax xorl %eax,%ecx # while (ls) jne loop mrmovl 0xfffffffc(%ebp),%eax rrmovl %ebp, %esp popl %ebp ret .pos 0x500 Stack: rsum.ys # JiangCan 2019011325 .pos 0 init: irmovl Stack, %esp irmovl Stack, %ebp call Main halt .align 4 ele1: .long 0x00a .long ele2 ele2: .long 0x0b0 .long ele3 ele3: .long 0xc00 .long 0 Main: pushl %ebp rrmovl %esp,%ebp irmovl ele1,%edx pushl %edx # prepare parameters call Rsum # call function rrmovl %ebp,%esp popl %ebp ret Rsum: pushl %ebp rrmovl %esp,%ebp irmovl \$0x18, %edx subl %edx,%esp irmovl \$0x0,%edx mrmovl 0x8(%ebp),%eax # %eax = 1s xorl %edx,%eax # else jne else irmovl \$0x0,%eax jmp return # if (!ls) return 0 else: mrmovl 0x8(%ebp),%eax # %eax = 1s mrmovl (%eax),%eax rmmovl %eax,0xfffffff(%ebp) # -0xf(%ebp) = val = ls->valmrmovl 0x8(%ebp), %eax # %eax = ls mrmovl 0x4(%eax),%eax # %eax = ls->next irmovl \$0xc, %edx subl %edx,%esp pushl %eax # prepare parameter = ls->next # recursive, %eax = rest call Rsum irmovl \$0x10,%edx # restore the stack addl %edx, %esp mrmovl 0xfffffff((%ebp), %edx # %edx = -0xf(%ebp) = valaddl %edx,%eax # %eax = val + rest return: rrmovl %ebp, %esp popl %ebp ret .pos 0x500 Stack: copy.ys # JiangCan 2019011325 .pos 0 init: irmovl Stack, %esp irmovl Stack, %ebp call Main halt .align 4 # Source block .long 0x00a .long 0x0b0 .long 0xc00 # Destination block dest: .long 0x111 .long 0x222 .long 0x333 Main: pushl %ebp rrmovl %esp,%ebp irmovl 0x3,%edx pushl %edx irmovl dest,%edx pushl %edx irmovl src, %edx pushl %edx # preparing paramters # call function call copy\_block rrmovl %ebp, %esp popl %ebp ret copy block: pushl %ebp rrmovl %esp, %ebp irmovl \$0x10,%ecx subl %ecx, %esp irmovl \$0x0, %ecx # result = 0 rmmovl %ecx,0xfffffff8(%ebp) # -8(%ebp) = resultjmp end loop: mrmovl 0x8(%ebp),%eax # %eax = src # %eax = val mrmovl (%eax),%eax mrmovl 0xc(%ebp),%edx # %edx = dest # \*dest = val rmmovl %eax,(%edx) mrmovl 0xfffffff8(%ebp),%ecx # %ecx = result xorl %eax,%ecx # result ^= val rmmovl %ecx,0xfffffff8(%ebp) mrmovl 0x10(%ebp),%ecx irmovl \$0x1,%edx subl %edx,%ecx # len-rmmovl %ecx,0x10(%ebp) mrmovl 0x8(%ebp),%eax # %eax = src irmovl 0x4,%edx addl %eax, %edx rmmovl %edx,0x8(%ebp) # src++ mrmovl 0xc(%ebp),%eax # %eax = dest irmovl 0x4,%edx addl %eax, %edx rmmovl %edx,0xc(%ebp) # dest++ mrmovl 0x10(%ebp),%ecx irmovl \$0x0,%edx subl %edx, %ecx jg loop # while(len>0) mrmovl 0xfffffff8(%ebp),%eax rrmovl %ebp,%esp popl %ebp .pos 0x500 Stack: Part B 顺序实现 在这一部分中,我们需要扩展SEQ和PIPE处理器,以支持两个新指令:laddl和Leave。 laddl:rB 取出来,加上立即数,再存回去。 Leave: 取出 esp, ebp 的值,读取 ebp 位置的内存,使得 new\_ebp=(ebp), new\_esp = ebp+4 iaddl V,rb leave icode:ifun <- M\_1[PC]</pre> icode:ifun <- M\_1[PC]</pre> fetch: fetch: valP <- PC+2 rA:rB <- M\_1[PC+1] valA <- R[%ebp]</pre> valC <- M\_4[PC+2]</pre> decode: valB <- R[%ebp]</pre> valP <- PC+6 valB <- R[rB]</pre> valE <- 4+valB execute: decode:  $valM \leftarrow M_4[valA]$ valE <- valC+valB memory: execute: writeback: R[%esp] <- valE memory: writeback: R[rB] <- valE R[%ebp] <- valM PC update: PC <- valP PC update: PC <- valP 对于不同的阶段 1. Fetch a. add ILEAVE into conditions of instr\_valid. b. add IIADDL into conditions of instr\_valid, need\_regids, need\_valc. 2. Decode a. add ILEAVE into conditions of srcA=REBP, srcB=REBP, dstE=RESP, dstM=REBP. b. add IIADDL into conditions of srcB=rB, dstE=rB. 3. Execute a. add ILEAVE into conditions of aluA=4, aluB=valB. b. add IIADDL into conditions of aluA=valC, aluB=valB, set\_cc. 4. Memory a. add ILEAVE into conditions of mem\_read, mem\_addr=valA. 流水线实现 流水线实现和顺序实现的步骤划分大体相当,不过有三处不同。首先,PC 阶段放到最前面了。其次,各种值有了传递关系, 数据旁路等,但是这些关系已经封装好了。最后,把 leave 中的 srcA, srcB 修改成 srcA=ebp, srcB=esp, 这样才能让 ebp 的值留到访存阶段。 1. data bypassing: Once src and dst are set properly, it is well done with existing code and need no modification. 2. ret instruction, mispredicted branch and exception handling: Well done with existing code. 3. use/load hazard: leave do a memory read, so it may cause use/load hazard and need to be inserted to conditions of use/load hazard. There are totally four places where use/load hazard are determined. #/\* Name: JiangCan, ID: 2019011325 \*/ #/\* \$begin pipe-all-hcl \*/ HCL Description of Control for Pipelined Y86 Processor Copyright (C) Randal E. Bryant, David R. O'Hallaron, 2010 ## Your task is to implement the iaddl and leave instructions ## The file contains a declaration of the icodes ## for iaddl (IIADDL) and leave (ILEAVE). ## Your job is to add the rest of the logic to make it work C Include's. Don't alter these quote '#include <stdio.h>' quote '#include "isa.h"' quote '#include "pipeline.h"' quote '#include "stages.h"' quote '#include "sim.h"' quote 'int sim main(int argc, char \*argv[]);' quote 'int main(int argc, char \*argv[]){return sim\_main(argc,argv);}' Declarations. Do not change/remove/delete any of these ##### Symbolic representation of Y86 Instruction Codes ############ intsig INOP 'I\_NOP' intsig IHALT 'I HALT' intsig IRRMOVL 'I\_RRMOVL' intsig IIRMOVL 'I\_IRMOVL' intsig IRMMOVL 'I RMMOVL' intsig IMRMOVL 'I\_MRMOVL' intsig IOPL 'I\_ALU' intsig IJXX 'I\_JMP' intsig ICALL 'I\_CALL' intsig IRET 'I\_RET' intsig IPUSHL 'I PUSHL' intsig IPOPL 'I\_POPL' # Instruction code for iaddl instruction intsig IIADDL 'I IADDL' # Instruction code for leave instruction intsig ILEAVE 'I\_LEAVE' ##### Symbolic represenations of Y86 function codes ##### intsig FNONE 'F\_NONE' # Default function code ##### Symbolic representation of Y86 Registers referenced ##### 'REG ESP' intsig RESP # Stack Pointer intsig REBP 'REG EBP' # Frame Pointer intsig RNONE 'REG\_NONE' # Special value indicating "no register" intsig ALUADD 'A\_ADD' # ALU should add its arguments ##### ##### Possible instruction status values intsig SBUB 'STAT\_BUB' # Bubble in stage intsig SAOK 'STAT\_AOK' # Normal execution intsig SADR 'STAT\_ADR' # Invalid memory address intsig SINS 'STAT\_INS' # Invalid instruction intsig SHLT 'STAT\_HLT' # Halt instruction encountered intsig F\_predPC 'pc\_curr->pc' # Predicted value of PC # icode field from instruction memory intsig imem\_icode 'imem\_icode' intsig imem ifun 'imem ifun' # ifun field from instruction memory intsig f icode 'if id next->icode' # (Possibly modified) instruction code intsig f\_ifun 'if\_id\_next->ifun' # Fetched instruction function # Constant data of fetched instruction intsig f\_valC 'if\_id\_next->valc' intsig f\_valP 'if\_id\_next->valp' # Address of following instruction boolsig imem error 'imem error' # Error signal from instruction memory boolsig instr\_valid 'instr\_valid' # Is fetched instruction valid? intsig D\_icode 'if\_id\_curr->icode' # Instruction code intsig D\_rA 'if\_id\_curr->ra' # rA field from instruction intsig D rB 'if id curr->rb' # rB field from instruction intsig D\_valP 'if\_id\_curr->valp' # Incremented PC intsig d\_srcA 'id\_ex\_next->srca' # srcA from decoded instruction intsig d srcB 'id ex next->srcb' # srcB from decoded instruction intsig d\_rvalA 'd\_regvala' # valA read from register file intsig d\_rvalB 'd\_regvalb' # valB read from register file intsig E\_icode 'id\_ex\_curr->icode' # Instruction code # Instruction function intsig E ifun 'id ex curr->ifun' intsig E\_valC 'id\_ex\_curr->valc' # Constant data intsig E\_srcA 'id\_ex\_curr->srca' # Source A register ID intsig E valA 'id ex curr->vala' # Source A value intsig E\_srcB 'id\_ex\_curr->srcb' # Source B register ID intsig E valB 'id ex curr->valb' # Source B value intsig E\_dstE 'id\_ex\_curr->deste' # Destination E register ID intsig E dstM 'id ex curr->destm' # Destination M register ID intsig e\_valE 'ex\_mem\_next->vale' # valE generated by ALU boolsig e\_Cnd 'ex\_mem\_next->takebranch' # Does condition hold? intsig e\_dstE 'ex\_mem\_next->deste' # dstE (possibly modified to be RNONE) ############################# ##### Pipeline Register M intsig M stat 'ex mem curr->status' # Instruction status intsig M icode 'ex mem curr->icode' # Instruction code intsig M ifun 'ex mem curr->ifun' # Instruction function intsig M\_valA 'ex\_mem\_curr->vala' # Source A value intsig M\_dstE 'ex\_mem\_curr->deste' # Destination E register ID intsig M\_valE 'ex\_mem\_curr->vale' # ALU E value intsig M\_dstM 'ex\_mem\_curr->destm' # Destination M register ID boolsig M\_Cnd 'ex\_mem\_curr->takebranch' # Condition flag boolsig dmem\_error 'dmem\_error' # Error signal from instruction memory intsig m\_valM 'mem\_wb\_next->valm' # valM generated by memory intsig m\_stat 'mem\_wb\_next->status' # stat (possibly modified to be SADR) intsig W stat 'mem wb curr->status' # Instruction status intsig W\_icode 'mem\_wb\_curr->icode' # Instruction code intsig W\_dstE 'mem\_wb\_curr->deste' # Destination E register ID intsig W\_valE 'mem\_wb\_curr->vale' # ALU E value intsig W\_dstM 'mem\_wb\_curr->destm' # Destination M register ID intsig W\_valM 'mem\_wb\_curr->valm' # Memory M value # Control Signal Definitions. ########### Fetch Stage ## What address should instruction be fetched at int f\_pc = [ # Mispredicted branch. Fetch at incremented PC M\_icode == IJXX && !M\_Cnd : M\_valA; # Completion of RET instruction. W icode == IRET : W valM; # Default: Use predicted value of PC 1 : F\_predPC; ]; ## Determine icode of fetched instruction int f icode = [ imem error : INOP; 1: imem\_icode; ]; # Determine ifun int f ifun = [ imem\_error : FNONE; 1: imem\_ifun; ]; # Is instruction valid? bool instr valid = f icode in { INOP, IHALT, IRRMOVL, IIRMOVL, IRMMOVL, IMRMOVL, IOPL, IJXX, ICALL, IRET, IPUSHL, IPOPL, IIADDL, ILEAVE }; # Determine status code for fetched instruction int f\_stat = [ imem error: SADR; !instr\_valid : SINS; f icode == IHALT : SHLT; 1 : SAOK; ]; # Does fetched instruction require a regid byte? bool need\_regids = f\_icode in { IRRMOVL, IOPL, IPUSHL, IPOPL, IIRMOVL, IRMMOVL, IMRMOVL, IIADDL }; # Does fetched instruction require a constant word? bool need valC = f\_icode in { IIRMOVL, IRMMOVL, IMRMOVL, IJXX, ICALL, IIADDL }; # Predict next value of PC int f\_predPC = [ f\_icode in { IJXX, ICALL } : f\_valC; 1 : f\_valP; ]; ## What register should be used as the A source? int d\_srcA = [ D\_icode in { IRRMOVL, IRMMOVL, IOPL, IPUSHL } : D\_rA; D\_icode in { IPOPL, IRET } : RESP; D icode in { ILEAVE } : REBP; 1 : RNONE; # Don't need register ## What register should be used as the B source? int d srcB = [ D\_icode in { IOPL, IRMMOVL, IMRMOVL, IIADDL } : D\_rB; D\_icode in { IPUSHL, IPOPL, ICALL, IRET } : RESP; D\_icode in { ILEAVE } : REBP; 1 : RNONE; # Don't need register ]; ## What register should be used as the E destination? int d dstE = [ D\_icode in { IRRMOVL, IIRMOVL, IOPL, IIADDL } : D\_rB; D\_icode in { IPUSHL, IPOPL, ICALL, IRET, ILEAVE } : RESP; 1 : RNONE; # Don't write any register ## What register should be used as the M destination? int d dstM = [ D\_icode in { IMRMOVL, IPOPL } : D\_rA; D\_icode in { ILEAVE } : REBP; 1 : RNONE; # Don't write any register ]; ## What should be the A value? ## Forward into decode stage for valA int d\_valA = [ D\_icode in { ICALL, IJXX } : D\_valP; # Use incremented PC d\_srcA == e\_dstE : e\_valE; # Forward valE from execute d srcA == M dstM : m valM; # Forward valM from memory d\_srcA == M\_dstE : M\_valE; # Forward valE from memory d\_srcA == W\_dstM : W\_valM; # Forward valM from write back d\_srcA == W\_dstE : W\_valE; # Forward valE from write back 1 : d\_rvalA; # Use value read from register file ]; int d\_valB = [ d\_srcB == e\_dstE : e\_valE; # Forward valE from execute d\_srcB == M\_dstM : m\_valM; # Forward valM from memory d\_srcB == M\_dstE : M\_valE; # Forward valE from memory d\_srcB == W\_dstM : W\_valM; # Forward valM from write back d\_srcB == W\_dstE : W\_valE; # Forward valE from write back 1 : d\_rvalB; # Use value read from register file ]; ## Select input A to ALU int aluA = [ E\_icode in { IRRMOVL, IOPL } : E\_valA; E\_icode in { IIRMOVL, IRMMOVL, IMRMOVL, IIADDL } : E\_valC; E\_icode in { ICALL, IPUSHL } : -4; E\_icode in { IRET, IPOPL, ILEAVE } : 4; # Other instructions don't need ALU ]; ## Select input B to ALU int aluB = [ E\_icode in { IRMMOVL, IMRMOVL, IOPL, ICALL, IPUSHL, IRET, IPOPL, ILEAVE, IIADDL } : E\_valB; E\_icode in { IRRMOVL, IIRMOVL } : 0; # Other instructions don't need ALU ## Set the ALU function int alufun = [ E\_icode == IOPL : E\_ifun; 1 : ALUADD; ## Should the condition codes be updated? bool set\_cc = E\_icode in { IOPL, IIADDL } && # State changes only during normal operation !m\_stat in { SADR, SINS, SHLT } && !W\_stat in { SADR, SINS, SHLT }; ## Generate valA in execute stage int e\_valA = E\_valA; # Pass valA through stage ## Set dstE to RNONE in event of not-taken conditional move int e\_dstE = [ E\_icode == IRRMOVL && !e\_Cnd : RNONE; 1 : E\_dstE; ]; ## Select memory address int mem\_addr = [ M\_icode in { IRMMOVL, IPUSHL, ICALL, IMRMOVL } : M\_valE; M\_icode in { IPOPL, IRET, ILEAVE } : M\_valA; # Other instructions don't need address ]; ## Set read control signal bool mem\_read = M\_icode in { IMRMOVL, IPOPL, IRET, ILEAVE }; ## Set write control signal bool mem\_write = M\_icode in { IRMMOVL, IPUSHL, ICALL }; #/\* \$begin pipe-m\_stat-hcl \*/ ## Update the status int m\_stat = [ dmem\_error : SADR; 1 : M\_stat; #/\* \$end pipe-m stat-hcl \*/ ## Set E port register ID int w\_dstE = W\_dstE; ## Set E port value int w\_valE = W\_valE; ## Set M port register ID int w\_dstM = W\_dstM; ## Set M port value int w\_valM = W\_valM; ## Update processor status int Stat = [ W stat == SBUB : SAOK; 1 : W\_stat; # Should I stall or inject a bubble into Pipeline Register F? # At most one of these can be true. bool F\_bubble = 0; bool F\_stall = # Conditions for a load/use hazard E\_icode in { IMRMOVL, IPOPL, ILEAVE } && E\_dstM in { d\_srcA, d\_srcB } | | # Stalling at fetch while ret passes through pipeline IRET in { D\_icode, E\_icode, M\_icode }; # Should I stall or inject a bubble into Pipeline Register D? # At most one of these can be true. bool D\_stall = # Conditions for a load/use hazard E\_icode in { IMRMOVL, IPOPL, ILEAVE } && E\_dstM in { d\_srcA, d\_srcB }; bool D bubble = # Mispredicted branch (E\_icode == IJXX && !e\_Cnd) || # Stalling at fetch while ret passes through pipeline # but not condition for a load/use hazard !(E\_icode in { IMRMOVL, IPOPL, ILEAVE } && E\_dstM in { d\_srcA, d\_srcB }) && IRET in { D\_icode, E\_icode, M\_icode }; # Should I stall or inject a bubble into Pipeline Register E? # At most one of these can be true. bool E\_stall = 0; bool E\_bubble = # Mispredicted branch (E\_icode == IJXX && !e\_Cnd) || # Conditions for a load/use hazard E\_icode in { IMRMOVL, IPOPL, ILEAVE } && E\_dstM in { d\_srcA, d\_srcB}; # Should I stall or inject a bubble into Pipeline Register M? # At most one of these can be true. bool M stall = 0; # Start injecting bubbles as soon as exception passes through memory stage bool M\_bubble = m\_stat in { SADR, SINS, SHLT } | | W\_stat in { SADR, SINS, SHLT }; # Should I stall or inject a bubble into Pipeline Register W? bool W\_stall = W\_stat in { SADR, SINS, SHLT }; bool W\_bubble = 0; #/\* \$end pipe-all-hcl \*/

Arch lab

# JiangCan 2019011325

irmovl Stack,%esp # Set up stack pointer
irmovl Stack,%ebp # Set up base pointer

call Main # Execute main program

halt # Terminate program

.pos 0

.align 4

Part A

Sum.ys

init: